跨阻放大器
波特
CMOS芯片
收发机
光互连
炸薯条
发射机
串行解串
计算机科学
带宽(计算)
放大器
时钟恢复
电子工程
电气工程
工程类
互连
计算机硬件
运算放大器
频道(广播)
电子线路
电信
传输(电信)
时钟信号
作者
Samuel Palermo,Azita Emami,Mark Horowitz
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2008-04-28
卷期号:43 (5): 1235-1246
被引量:105
标识
DOI:10.1109/jssc.2008.920330
摘要
Interconnect architectures which leverage high-bandwidth optical channels offer a promising solution to address the increasing chip-to-chip I/O bandwidth demands. This paper describes a dense, high-speed, and low-power CMOS optical interconnect transceiver architecture. Vertical-cavity surface-emitting laser (VCSEL) data rate is extended for a given average current and corresponding reliability level with a four-tap current summing FIR transmitter. A low-voltage integrating and double-sampling optical receiver front-end provides adequate sensitivity in a power efficient manner by avoiding linear high-gain elements common in conventional transimpedance-amplifier (TIA) receivers. Clock recovery is performed with a dual-loop architecture which employs baud-rate phase detection and feedback interpolation to achieve reduced power consumption, while high-precision phase spacing is ensured at both the transmitter and receiver through adjustable delay clock buffers. A prototype chip fabricated in 1 V 90 nm CMOS achieves 16 Gb/s operation while consuming 129 mW and occupying 0.105 mm 2 .
科研通智能强力驱动
Strongly Powered by AbleSci AI