电容
寄生电容
稳健性(进化)
静电放电
摇摆
电子工程
电压
计算机科学
电气工程
材料科学
工程类
物理
机械工程
生物化学
化学
电极
量子力学
基因
作者
Vishnuram Abhinav,Amitabh Chatterjee,Dheeraj Kumar Sinha,Rajan Singh
标识
DOI:10.1109/isvdat.2015.7208096
摘要
This work explores a methodology to optimize the layout of a electro-static discharge (ESD) structures for improving the performance of low voltage swing differential amplifier (LVDS). The parasitic capacitance of ESD structures are extracted. The role of our work is to optimize the parasitic capacitance in the I/O circuit while improving the ESD robustness. The work first compares impact of capacitance in LVDS swing behaviour and it has been observed that there is a sharp fall due to charging time constant. As ESD robustness improves by increasing the ballasting behaviour while marginal increase in capacitance, there is a much better improvement in width scaling down leads to much reduction in capacitance and thus I/O circuit improvement.
科研通智能强力驱动
Strongly Powered by AbleSci AI