缓冲器(光纤)
电压
CMOS芯片
延迟(音频)
低压
晶体管
低延迟(资本市场)
电子工程
计算机科学
电气工程
工程类
计算机网络
作者
Joung-Yeal Kim,Sujin Park,Yong-Ki Kim,Sang-Keun HAN,Young-Hyun Jun,Chilgee Lee,Tae Hee Han,Bai‐Sun Kong
标识
DOI:10.1587/transele.e93.c.709
摘要
A new mixed-voltage I/O buffer for low-voltage low-latency operation is proposed in this paper. The proposed buffer adopts a novel delay-based timing-control scheme to efficiently avoid problems like gate-oxide stress and hot-carrier degradation. The proposed timing-control scheme also allows the buffer to have a lower latency for transmitting data by avoiding the use of timing-critical circuits like series-connected transmission gates (TGs) and triple-stacked transistors. The latency for receiving data at low supply voltage is also reduced by employing a variable stacked transistor gate-biasing scheme. Comparison results in an 80-nm CMOS process indicated that the proposed mixed-voltage I/O buffer improved up to 79.3% for receiving the external data and up to 23.8% for transmitting the internal data at a supply voltage of 1.2V.
科研通智能强力驱动
Strongly Powered by AbleSci AI