材料科学
光电子学
击穿电压
晶体管
宽禁带半导体
阈值电压
掺杂剂
硅
功率半导体器件
图层(电子)
外延
泄漏(经济)
氮化镓
电压
兴奋剂
电气工程
纳米技术
经济
宏观经济学
工程类
作者
Yuchuan Ma,Hang Chen,Shuhui Zhang,Huantao Duan,Bin Hu,Huizhong Ma,Jin Rao,Chao Liu
摘要
We demonstrate fully-vertical GaN-on-Si power MOSFETs with state-of-the-art OFF-state characteristics, based on a 7.6 μm thick NPN epitaxial structure grown on 6-inch low-resistance Si substrates with conductive buffer layers. This fully-vertical configuration eliminates the commonly used n+-GaN drain contact layer underneath the n--GaN drift region and effectively alleviates the undesired Si-dopant induced tensile stress during GaN growth, which provides sufficient design space for a 7 μm thick n--GaN drift layer on Si and leads to a high breakdown voltage of 567 V defined at a low OFF-state drain current density of 1 mA/cm2 from the fabricated devices. Enhancement mode operation with a threshold voltage of 4.2 V is also observed, along with a low specific ON-resistance (RON,SP) of 7.8 mΩ⋅cm2 and a high ON-state current density of 8 kA/cm2. The results demonstrate a promising approach to realizing high-performance fully-vertical transistors on cost-effective Si substrates and pave the way toward monolithic integration of GaN/Si power devices.
科研通智能强力驱动
Strongly Powered by AbleSci AI