环形振荡器
纳米片
逻辑门
晶体管
蒙特卡罗方法
电子工程
阈值电压
材料科学
香料
功率(物理)
光电子学
电压
工程类
CMOS芯片
物理
电气工程
纳米技术
数学
统计
量子力学
作者
Xiaoqiao Yang,Yabin Sun,Xiaojin Li,Yanling Shi,Ziyu Liu
标识
DOI:10.1109/ted.2023.3274510
摘要
In this work, a semi-analytical compact model of random process fluctuations in nanosheet (NS) gate-all-around (GAA) complementary FET (CFET) is proposed, including work-function variation (WFV), line edge roughness (LER), and gate edge roughness (GER). Different from the conventional NS GAA FET, GER has a significantly different impact on NS GAA CFET, due to the additional p-type work-function (p-WF) liner for p-FET threshold voltage tuning as well as the common metal gate, and a negative correlation with p-WF thickness is introduced into GER model. The proposed model is embedded into Berkeley short-channel insulated-gate field-effect transistor model-common multi-gate (BSIM-CMG) to predict the device performance variability by HSPICE Monte Carlo (MC) simulations. Excellent agreement between stochastic TCAD and HSPICE MC simulations is demonstrated. The effect of process variations on the power-performance-area (PPA) of standard cells (SDCs) and ring oscillator (RO) circuit is predicted by the proposed model. Most of the process variations make a more than −10% to +20% change in power consumption in NOR2. WFV has the greatest impact on RO PPA, making a −10% to +12.3% change in power consumption. The proposed model provides a helpful guideline for the random variation-aware CFET circuit design and related technology process development.
科研通智能强力驱动
Strongly Powered by AbleSci AI