三角积分调变
放大器
位(键)
功率(物理)
西格玛
可编程增益放大器
线性
电气工程
电子工程
工程类
物理
计算机科学
CMOS芯片
计算机安全
量子力学
作者
Wenhui Li,D. Tian,Hao Zhu,Qingqing Sun
出处
期刊:Electronics
[Multidisciplinary Digital Publishing Institute]
日期:2025-02-12
卷期号:14 (4): 720-720
标识
DOI:10.3390/electronics14040720
摘要
A programmable gain amplifier (PGA) is commonly used to optimize the input dynamic range of high-performance systems such as headphones and biomedical sensors. But PGA is rather sensitive to electromagnetic interference (EMI), which limits the precision of these systems. Many capacitor-less low-dropout regulator (LDO) schemes with high power supply rejection have been proposed to act as the independent power supply for PGA, which consumes additional power and area. This paper proposed a PGA with a high power supply rejection ratio (PSRR) and low power consumption, which serves as the analog front-end amplifier in the 20-bit sigma-delta ADC. The PGA is a two-stage amplifier with hybrid compensation. The first stage is the recycling folded cascode amplifier with the gain-boost technique, while the second stage is the class-AB output stage. The PGA was implemented in the 0.18 μm CMOS technology and achieved a 9.44 MHz unity-gain bandwidth (UGBW) and a 57.8° phase margin when driving the capacitor of 5.9 pF. An optimum figure-of-merit (FoM) value of 905.67 has been achieved with the proposed PGA. As the front-end amplifier of a high-precision ADC, it delivers a DC gain of 162.1 dB, the equivalent input noise voltage of 301.6 nV and an offset voltage of 1.61 μV. Within the frequency range below 60 MHz, the measured PSRR of ADC is below −70 dB with an effective number of bits (ENOB), namely 20 bits.
科研通智能强力驱动
Strongly Powered by AbleSci AI