锁相环
相位噪声
噪音(视频)
CMOS芯片
PLL多位
电子工程
电气工程
压控振荡器
相位检测器
炸薯条
频率合成器
相位频率检测器
探测器
充电泵
工程类
计算机科学
物理
电压
电容器
人工智能
图像(数学)
作者
Dejan Mijuskovic,M.J. Bayer,Thecla Chomicz,Nidhi Garg,F. James,P. McEntarfer,J. Porter
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:1994-03-01
卷期号:29 (3): 271-279
被引量:107
摘要
A family of standard cells for phase-locked loop (PLL) applications is presented. The applications are processed using a 1.5 /spl mu/m, n-well, double-polysilicon, double-layer metal CMOS process. Applications include frequency synthesis for computer clock generation, disk drives, and pixel clock generators for computer monitors, with maximum frequencies up to 80 MHz. The synthesizers require no external components since the loop filter and oscillator are on chip with the phase frequency detector and the charge pump. Special voltage and current reference cells are discussed. Analysis of noise sources in the PLL demonstrates the need for reducing the phase noise of the system. A low phase noise is achieved through supply rejection techniques and by placing the oscillator in a high-gain feedback loop to minimize its noise contributions. Laboratory measurements of completed silicon show synthesizers with exceptionally linear gain, as well as transient responses and phase noise similar to predicted results.< >
科研通智能强力驱动
Strongly Powered by AbleSci AI