操作数
位(键)
计算机科学
宏
16位
乘法(音乐)
8位
静态随机存取存储器
CMOS芯片
计算机硬件
32位
4位
并行计算
电子工程
工程类
数学
组合数学
计算机安全
程序设计语言
作者
Xin Zhang,Yuncheng Lu,Bo Wang,Tony Tae-Hyoung Kim
出处
期刊:IEEE Transactions on Circuits and Systems Ii-express Briefs
[Institute of Electrical and Electronics Engineers]
日期:2023-03-14
卷期号:70 (5): 1744-1748
被引量:4
标识
DOI:10.1109/tcsii.2023.3257058
摘要
This brief proposes a digital versatile SRAM-based computing-in-memory (CIM) macro with reconfigurable precision from 1-bit to 16-bit and programmable mathematical functions, including addition and multiplication. The proposed CIM macro supports 116-bit weight-stationary addition (WSA) and operands-stationary addition (OSA), and 18-bit bit-serial multiplication (BSM). The proposed versatile CIM macro accelerates various machine learning algorithms such as convolutional neural networks (CNNs) and self-organizing maps (SOMs). A test chip was fabricated in 65nm CMOS technology and achieved an energy efficiency of up to 40.7 TOPS/W for WSA (1-bit), 39.4TOPS/W for OSA (1-bit), and 84.1 TOPS/W for BSM (1-bit).
科研通智能强力驱动
Strongly Powered by AbleSci AI