高电子迁移率晶体管
蚀刻(微加工)
光电子学
等离子体
材料科学
等离子体刻蚀
化学
纳米技术
电气工程
图层(电子)
晶体管
物理
工程类
电压
量子力学
作者
David Cascales,Patricia Pimenta‐Barros,E. Martínez,Riadh Ben Abbes,B. Salem
标识
DOI:10.1088/1361-6641/ad8303
摘要
Abstract Plasma etching steps are critical for metal–oxide–semiconductor channel high electron mobility transistors gate fabrication as they can deteriorate electrical performances due to gallium nitride degradation. Adding SiCl 4 to a low bias Cl 2 plasma in presence of a SiN hard mask environment forms a silicon-based passivation layer that protects GaN from nitrogen depletion (N/Ga = 1) as extracted from X-ray photoelecron spectroscopy measurements. The deposited layer is not removed by subsequent surface treatments that precede the gate dielectric deposition such as O 2 plasma and HCl. This nitrogen preservation as well as the passivation’s presence result in a higher flat band voltage ( V FB ) due to less positive charge generation at the GaN/dielectric interface. This SiCl 4 -based etching process could then be used as a 20 nm plasma etching finishing step in order to recover GaN surface after a fast and damaging trench formation process.
科研通智能强力驱动
Strongly Powered by AbleSci AI