专用集成电路
探测器
CMOS芯片
物理
计算机科学
电气工程
光电子学
计算机硬件
光学
工程类
作者
G. Mazza,D. Calvo,F. Cossio,P. De Remigis,M. Mignone,R. Wheadon,L. Silvestrin,M. Tessaro
标识
DOI:10.1088/1748-0221/18/01/c01020
摘要
Abstract The ToASt ASIC is a 64 channel integrated circuit designed for the readout of the double-sided silicon strip sensors that will equip the micro-vertex detector of the PANDA experiment. The ToASt ASIC operates with a 160 MHz clock, which defines also the time resolution. A common time stamp is distributed to all channels to provide a common time reference for time of arrival and time over threshold measurements. Two 160 Mb/s serial lines provide the interface to the data concentrator. ToASt is implemented in a commercial 110 nm CMOS technology with triplicated logic to protect against single event upsets.
科研通智能强力驱动
Strongly Powered by AbleSci AI