视频阵列图形
CMOS芯片
帧速率
像素
电容器
图像传感器
计算机科学
功勋
电压
帧(网络)
电子工程
电气工程
工程类
人工智能
计算机视觉
电信
作者
Junan Lee,Himchan Park,Bongsub Song,Kiwoon Kim,Jaeha Eom,Kyunghoon Kim,Jinwook Burm
出处
期刊:IEEE Transactions on Circuits and Systems I-regular Papers
[Institute of Electrical and Electronics Engineers]
日期:2015-08-28
卷期号:62 (9): 2147-2155
被引量:50
标识
DOI:10.1109/tcsi.2015.2451791
摘要
This paper proposes a column-parallel two-step single-slope analog-to-digital converter (SS ADC) for high-frame-rate CMOS image sensors. The proposed two-step SS ADC circuit does not utilize an analog memory capacitor to store the value of the first ramp step. Instead, to handle problems such as the slope errors of the second ramp and the stored charge error from charge feed-through, it utilizes a very simple digital column circuit consisting of a coarse counter (coarse step counter) and a 4-to-16 decoder. The second ramp (fine ramp) slope has only one slope generator, regardless of the results of the first ramp decisions, to eliminate the slope mismatch between fine ramp slopes. A prototype sensor comprising 640 × 480 pixels was fabricated with a 0.13- μm CMOS process. The results of experiments conducted indicate that the proposed ADC can achieve a conversion time of 6.4 μs at a main clock frequency of 62.5 MHz, which is 10.2 times faster than the conventional SS ADC. The maximum frame rate of the proposed VGA CMOS Image Sensor (CIS) is 320 frames per second (fps). Further, the proposed circuit employs redundancy error correction logic to calibrate the error between the coarse and fine steps. The total power consumption is 72 mW from supply voltages of 2.8 V (analog) and 1.5 V (digital). The figure of merit (FoM) of the proposed VGA CMOS image sensor is 2.01 [e - nJ].
科研通智能强力驱动
Strongly Powered by AbleSci AI