晶体管
CMOS芯片
节点(物理)
数码产品
绝缘体上的硅
材料科学
电气工程
MOSFET
计算机科学
电子工程
纳米技术
光电子学
工程类
硅
电压
结构工程
作者
Henry H. Radamson,Yuanhao Miao,Ziwei Zhou,Zhenhua Wu,Zhenzhen Kong,Jianfeng Gao,Hong Yang,Yuhui Ren,Yongkui Zhang,Jiangliu Shi,Jinjuan Xiang,Hushan Cui,Bin Lü,Junjie Li,Jinbiao Liu,Hongxiao Lin,Haoqing Xu,Mengfan Li,Jiaji Cao,Chuangqi He
出处
期刊:Nanomaterials
[Multidisciplinary Digital Publishing Institute]
日期:2024-05-09
卷期号:14 (10): 837-837
被引量:64
摘要
After more than five decades, Moore’s Law for transistors is approaching the end of the international technology roadmap of semiconductors (ITRS). The fate of complementary metal oxide semiconductor (CMOS) architecture has become increasingly unknown. In this era, 3D transistors in the form of gate-all-around (GAA) transistors are being considered as an excellent solution to scaling down beyond the 5 nm technology node, which solves the difficulties of carrier transport in the channel region which are mainly rooted in short channel effects (SCEs). In parallel to Moore, during the last two decades, transistors with a fully depleted SOI (FDSOI) design have also been processed for low-power electronics. Among all the possible designs, there are also tunneling field-effect transistors (TFETs), which offer very low power consumption and decent electrical characteristics. This review article presents new transistor designs, along with the integration of electronics and photonics, simulation methods, and continuation of CMOS process technology to the 5 nm technology node and beyond. The content highlights the innovative methods, challenges, and difficulties in device processing and design, as well as how to apply suitable metrology techniques as a tool to find out the imperfections and lattice distortions, strain status, and composition in the device structures.
科研通智能强力驱动
Strongly Powered by AbleSci AI