锁相环
CMOS芯片
绝缘体上的硅
环形振荡器
抖动
相位噪声
拓扑(电路)
电气工程
计算机科学
电子工程
物理
算法
数学
工程类
光电子学
硅
作者
David Gaidioz,Andreia Cathelin,Yann Deval
标识
DOI:10.1109/tmtt.2022.3149826
摘要
This article presents a 2.4-GHz low-power compact integer- $N$ ring oscillator-based phase-locked loop (PLL) for Internet of Things (IoT) applications. The proposed integer- $N$ PLL is based on a dual loop Offset-PLL topology to achieve a fine frequency resolution similar to conventional fractional- $N$ PLL. Not using a delta-sigma modulator (DSM) allows an expanded PLL bandwidth without deteriorating the overall noise performance. Implemented in 28 nm CMOS fully depleted silicon on insulator (FD-SOI) technology, the proposed architecture requires a 22-MHz internal reference frequency while achieving a 2-MHz frequency resolution and a 3-MHz PLL bandwidth. Measured prototypes perform −43.9 dBc reference spur, as an average value over all the bluetooth low energy (BLE) band and numerous tested dies, a jitter Figure-of-Merit of −229.6 dB for a power consumption of 0.87 mW and a core area of 0.0256 mm 2 .
科研通智能强力驱动
Strongly Powered by AbleSci AI