过程(计算)
计算机科学
过程管理
业务
操作系统
标识
DOI:10.1109/cstic52283.2021.9461477
摘要
With CMOS device feature size down-scaling, semiconductor manufacture industry encounters many new challenges. From 40 nm CMOS technology nodes, especially for 28nm and beyond, STI structure become more challenging due to shrinking geometries and stricter device leakage requirements. The size of micro-shrinkage in the horizontal direction larger than vertical direction, which lead to the increase of the aspect ratio of the grooves. As for gas-fill materials, from HDP, HARP, SOD(Spin-on Dielectric), to flowable chemical vapor deposition (FCVD), stronger ability is requested in filling higher aspect ratio gap of vertical trench, through optimizing the annealing conditions, the as-obtained film can satisfy the STI requirements finally. This paper focus on the context of gap fill technology, especially advanced FCVD and subsequent anneal process which could be implemented by furnace tools with new challenges.
科研通智能强力驱动
Strongly Powered by AbleSci AI