逻辑电平
CMOS芯片
电气工程
电压
过驱动电压
电子工程
分压器
跌落电压
逻辑门
工程类
传播延迟
低功耗电子学
上拉电阻器
计算机科学
材料科学
功率(物理)
通流晶体管逻辑
功率消耗
晶体管
物理
量子力学
作者
Ravi Nandan Ray,Madan Mohan Tripathi,Chaudhary Indra Kumar
标识
DOI:10.1109/conit55038.2022.9847677
摘要
This paper presents an energy efficient voltage CMOS voltage level shifter. Voltage level shifter is used for multi-supply design applications. The main purpose of voltage level shifter is to convert the voltage level from one level to another. We verified our voltage level shifter in ASAP7 7nm Fin-Fet technology. The proposed voltage level shifter is based on differential cascade voltage switch logic, which takes an input voltage in the range of 0.25V to 0.6V and provides an output of 0.7V. Our voltage level shifter improves propagation delay and power dissipation with 48% and 43%, respectively, with recently reported Wilson current mirror voltage level shifter with Zero-Vth design. The proposed design technique comes up with significantly lower power consumption and drastically reduced propagation delay over a wide range of temperatures (-25 to 25 degree Celsius), as compared to existing technologies.
科研通智能强力驱动
Strongly Powered by AbleSci AI