钢丝绳
抖动
CMOS芯片
均衡器
电子工程
时钟恢复
功率消耗
计算机科学
电气工程
功率(物理)
工程类
电信
物理
时钟信号
频道(广播)
无线
量子力学
作者
Abishek Manian,Behzad Razavi
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2017-06-06
卷期号:52 (9): 2407-2421
被引量:18
标识
DOI:10.1109/jssc.2017.2705913
摘要
A 40-Gb/s receiver includes a continuous-time linear equalizer, a discrete-time linear equalizer, a two-tap decision-feedback equalizer, a clock and data recovery circuit, and a one-to-four deserializer. Hardware minimization and charge steering techniques are extensively used to reduce the power consumption by a factor of ten. Fabricated in 45-nm CMOS technology, the receiver exhibits a bathtub curve opening of 0.28 UI with a recovered clock jitter of 0.5 psrms.
科研通智能强力驱动
Strongly Powered by AbleSci AI