LDMOS
PMOS逻辑
晶体管
材料科学
击穿电压
电气工程
电压
光电子学
高压
CMOS芯片
NMOS逻辑
排水诱导屏障降低
可靠性(半导体)
过驱动电压
MOSFET
静电感应晶体管
阈值电压
压力(语言学)
阻塞(统计)
工程类
计算机科学
功率(物理)
物理
哲学
计算机网络
语言学
量子力学
作者
M. Knaipp,Jong Mun Park,V. Vescoli,Georg Roehrer,R. Minixhofer
标识
DOI:10.1109/essder.2006.307689
摘要
This work describes a concept of an isolated high-voltage (HV) n-channel LDMOS transistor, which can be used as a high-side switch instead of a HV PMOS transistor. HV n-channel LDMOSFETs for 120V applications (blocking voltage over 150V) were used in the study. The devices were fabricated in a 0.35 mum CMOS-based HV technology. Hot carrier stress experiments (under gate voltage VGS = 10V and drain voltage VD = 120V) were performed for device reliability evaluations. The devices with non-uniformly optimized n-well show an excellent trade-off between blocking voltage (BV) and on-resistance while keeping hot carrier induced degradation low
科研通智能强力驱动
Strongly Powered by AbleSci AI