薄膜晶体管
足迹
平面的
晶体管
频道(广播)
计算机科学
材料科学
拓扑(电路)
光电子学
电气工程
工程类
计算机图形学(图像)
纳米技术
电压
古生物学
生物
图层(电子)
作者
Sein Lee,Taehoon Sung,Se-Yeon Jung,Young‐Woong Song,Min‐Kyu Song,Wooho Ham,Jeong-Min Park,Jeong Hyun Yoon,Jang‐Yeon Kwon
标识
DOI:10.1109/led.2023.3286100
摘要
We present a prototype of photolithographically patternable thin-film transistor (TFT) architecture using vertically extended channel (VEC) for ultrahigh-resolution (UHR) display applications such as augmented reality and virtual reality (AR/VR) devices. Implementing UHR displays requires a unit pixel size of a few micrometers in pitch, so TFT footprints should be smaller than those of conventional planar structures, while retaining the appropriate on-current level and mobility. The proposed device has a small footprint of 4.5 $\text{F}^{\mathbf {{2}}}$ compared to other TFT structures and can achieve higher mobility and on-current by increasing VEC thickness without changing any device channel feature size and footprint. The presented VEC TFT showed high saturation mobility of 22.4 cm $^{\mathbf {{2}}}/\text{V}\cdot \text{s}$ and a linear increase in output characteristics as a function of VEC thickness variation. Furthermore, we demonstrated the back-end-of-line (BEOL) competitiveness of this device structure through the electrical parameter comparison among the planar TFT device structures, which were fabricated with a similar channel dimension.
科研通智能强力驱动
Strongly Powered by AbleSci AI