可扩展性
计算机科学
并行计算
电阻随机存取存储器
计算
模拟退火
闪存
联轴节(管道)
非易失性存储器
算法
计算机硬件
电压
材料科学
电气工程
工程类
数据库
冶金
作者
Yun-Yuan Wang,Yu‐Hsuan Lin,Dai-Ying Lee,Cheng‐Hsien Lu,Ming‐Liang Wei,Po-Hao Tseng,Ming-Hsiu Lee,Kuang-Yeu Hsieh,Keh-Chung Wang,Chih-Yuan Lu
标识
DOI:10.35848/1347-4065/acbc2c
摘要
Abstract We proposed an in-memory spin coupler based on the 55 nm NOR flash technology to tackle the combinatorial optimization problems. The high-density and cost-effective floating-gate (FG) devices can overcome the capacity limitation in the conventional annealing machines based on static random access memory. In addition, the FG devices featuring high endurance and excellent data retention provide more robust annealing computation as compared to resistive random access memory. A novel complementary read algorithm is further developed to increase the tolerance on threshold voltage ( V th ) variation by 60%. Demonstrations show that the proposed in-memory spin coupling architecture with high efficiency and scalability has great potential for solving the combinatorial optimizations regardless of the problem size.
科研通智能强力驱动
Strongly Powered by AbleSci AI