静态随机存取存储器
操作数
栏(排版)
瓶颈
计算机科学
逻辑电平
并行计算
冯·诺依曼建筑
逻辑门
计算机硬件
电子工程
嵌入式系统
工程类
算法
操作系统
电信
帧(网络)
作者
Xiao Han,Ruiyong Zhao,Yulan Liu,Yuanzhen Liu,Jing Chen
出处
期刊:Micromachines
[MDPI AG]
日期:2024-08-22
卷期号:15 (8): 1056-1056
被引量:2
摘要
The von Neumann architecture is no longer sufficient for handling large-scale data. In-memory computing has emerged as the potent method for breaking through the memory bottleneck. A new 10T SRAM bitcell with row and column control lines called RC-SRAM is proposed in this article. The architecture based on RC-SRAM can achieve bi-directional and operand-controllable logic-in-memory and search operations through different signal configurations, which can comprehensively respond to various occasions and needs. Moreover, we propose threshold-controlled logic gates for sensing, which effectively reduces the circuit area and improves accuracy. We validate the RC-SRAM with a 28 nm CMOS technology, and the results show that the circuits are not only full featured and flexible for customization but also have a significant increase in the working frequency. At VDD = 0.9 V and T = 25 °C, the bi-directional search frequency is up to 775 MHz and 567 MHz, and the speeds for row and column Boolean logic reach 759 MHz and 683 MHz.
科研通智能强力驱动
Strongly Powered by AbleSci AI