光电子学
异质结
材料科学
神经形态工程学
晶体管
电压
俘获
二极管
阈值电压
电气工程
计算机科学
纳米技术
人工神经网络
工程类
人工智能
生态学
生物
作者
Yeonsu Jeong,Han Joo Lee,Jun-Kyu Park,Sol Lee,Hye‐Jin Jin,Sam Park,Hyunmin Cho,Sungjae Hong,Taewook Kim,Kwanpyo Kim,Shinhyun Choi,Seongil Im
标识
DOI:10.1038/s41699-022-00295-8
摘要
Abstract We study a low voltage short pulse operating multilevel memory based on van der Waals heterostack (HS) n-MoSe 2 /n-MoS 2 channel field-effect transistors (FETs). Our HS memory FET exploited the gate voltage (V GS )-induced trapping/de-trapping phenomena for Program/Erase functioning, which was maintained for long retention times owing to the existence of heterojunction energy barrier between MoS 2 and MoSe 2 . More interestingly, trapped electron density was incrementally modulated by the magnitude or cycles of a pulsed V GS , enabling the HS device to achieve multilevel long-term memory. For a practical demonstration, five different levels of drain current were visualized with multiscale light emissions after our memory FET was integrated into an organic light-emitting diode pixel circuit. In addition, our device was applied to a synapse-imitating neuromorphic memory in an artificial neural network. We regard our unique HS channel FET to be an interesting and promising electron device undertaking multifunctional operations related to the upcoming fourth industrial revolution era.
科研通智能强力驱动
Strongly Powered by AbleSci AI