材料科学
随时间变化的栅氧化层击穿
栅氧化层
光电子学
MOSFET
可靠性(半导体)
阈值电压
沟槽
晶体管
浅沟隔离
栅极电介质
平面的
薄脆饼
负偏压温度不稳定性
氧化物
电压
电气工程
纳米技术
计算机科学
功率(物理)
工程类
物理
计算机图形学(图像)
量子力学
图层(电子)
冶金
作者
Limeng Shi,Jiashu Qian,Michael Jin,Monikuntala Bhattacharya,Hengyu Yu,Atsushi Shimbori,Marvin H. White,Anant Agarwal
标识
DOI:10.1016/j.mssp.2024.108194
摘要
This paper evaluates the impact of the fast high gate-voltage screening technique on gate oxide reliability of commercial 1.2 kV 4H-SiC power metal-oxide-semiconductor field-effect transistors (MOSFETs) with planar and trench gate structures. The measurements are conducted on packaged devices with the intent that the results will be applicable to wafer-level screening. The threshold voltage (Vth) of SiC MOSFETs is measured before and after various screening treatments and recovery process. In addition, constant-voltage time-dependent dielectric breakdown (TDDB) measurements are performed on SiC MOSFETs to obtain the intrinsic lifetime of gate oxide. The objective of this study is to determine the optimal screening conditions and improve screening efficiency without degradation of gate oxide reliability, such as Vth shift and reduced oxide intrinsic lifetime. Due to the differences in the gate oxidation process and structural design of SiC planar and trench MOSFETs, the two types of devices exhibit different oxide reliability in the screening process. The recommended screening conditions obtained in this paper reveal that SiC trench MOSFETs can accept higher screening voltages compared to SiC planar MOSFETs. Hence, it can be concluded that more efficient screening techniques can be adopted for SiC MOSFETs with thicker gate oxide to meet the requirements of industrial applications.
科研通智能强力驱动
Strongly Powered by AbleSci AI