抖动
环形振荡器
锁相环
压控振荡器
CMOS芯片
发射机
电气工程
功勋
物理
逆变器
电子工程
计算机科学
光电子学
工程类
电压
频道(广播)
作者
Woorham Bae,Haram Ju,Kwanseo Park,Sung‐Yong Cho,Deog‐Kyoon Jeong
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2016-06-27
卷期号:51 (10): 2357-2367
被引量:59
标识
DOI:10.1109/jssc.2016.2579159
摘要
This paper describes the design of a 10 GHz phase-locked loop (PLL) for a 40 Gb/s serial link transmitter (TX). A two-stage ring oscillator is used to provide a four-phase, 10 GHz clock for a quarter-rate TX. Several analyses and verification techniques, ranging from the clocking architectures for a 40 Gb/s TX to oscillation failures in a two-stage ring oscillator, are addressed in this paper. A tri-state-inverter-based frequency-divider and an AC-coupled clock-buffer are used for high-speed operations with minimal power and area overheads. The proposed 10 GHz PLL fabricated in the 65 nm CMOS technology occupies an active area of 0.009 mm 2 with an integrated-RMS-jitter of 414 fs from 10 kHz to 100 MHz while consuming 7.6 mW from a 1.2-V supply. The resulting figure-of-merit is -238.8 dB, which surpasses that of the state-of-the-art ring-PLLs by 4 dB.
科研通智能强力驱动
Strongly Powered by AbleSci AI