PMOS逻辑
材料科学
图层(电子)
光电子学
外延
沉积(地质)
硅锗
工程物理
纳米技术
硅
电气工程
晶体管
工程类
电压
地质学
古生物学
沉积物
作者
Andriy Hikavyy,Roger Loo,Liesbeth Witters,Shinji Takeoka,J. Geypen,Bert Brijs,Clément Merckling,Matty Caymax,J. Dekoster
出处
期刊:ECS transactions
[The Electrochemical Society]
日期:2009-09-25
卷期号:25 (7): 201-210
被引量:28
摘要
Different selective epitaxial growth processes to deposit buried SiGe channels with Ge contents in the range of 25-55% and with an ultra thin Si capping layer have been successfully developed and implemented in pMOS device flows. Relatively low deposition temperatures assure the absence of SiGe islands and enable high quality strained SiGe layers. The required low growth temperature governed the choice of precursors used. In this contribution we review in detail the developed SiGe processes together with the deposition of the ultra thin Si cap layer. Electrical data obtained on the devices with incorporated Si0.75Ge0.25 and Si0.55Ge0.45 buried channels are presented as well.
科研通智能强力驱动
Strongly Powered by AbleSci AI