静态随机存取存储器
延迟(音频)
计算机科学
计算机硬件
嵌入式系统
能源消耗
宏
方案(数学)
访问时间
随机存取存储器
并行计算
工程类
电气工程
数学
数学分析
电信
程序设计语言
作者
Ping-Chun Wu,Jian-Wei Su,Yen-Lin Chung,Li-Yang Hong,Jin-Sheng Ren,Fu-Chun Chang,Yuan Wu,Ho-Yu Chen,Chen-Hsun Lin,Hsu-Ming Hsiao,Sih-Han Li,Shyh-Shyuan Sheu,Shih-Chieh Chang,Wei‐Chung Lo,Chih‐I Wu,Chung‐Chuan Lo,Ren-Shuo Liu,Chih-Cheng Hsieh,Kea‐Tiong Tang,Meng‐Fan Chang
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2023-12-29
卷期号:59 (7): 2297-2309
被引量:16
标识
DOI:10.1109/jssc.2023.3343669
摘要
This article presents a novel static random access memory computing-in-memory (SRAM-CIM) structure designed for high-precision multiply-and-accumulate (MAC) operations with high energy efficiency (EF), high readout accuracy, and short compute latency. The proposed device employs 1) a time-domain incremental-accumulation (TDIA) scheme to enable high-accumulation MAC operations while maintaining a large signal margin across MAC values (MACVs), 2) a dynamic differential-reference (D2REF) scheme based on software-hardware co-design to reduce read energy consumption, and 3) a low-dMACV-aware recursive time-to-digital converter (LMAR-TDC) for implementation with the D2REF scheme to further suppress readout energy consumption. A 28 nm 1 Mb SRAM-CIM macro fabricated using foundry-provided compact 6T-SRAM cells achieved EF of 39.31 TOPS/W and compute latency of 6.6 ns for 8b-MAC operations with 64 accumulations per cycle and near-full output precision (22b).
科研通智能强力驱动
Strongly Powered by AbleSci AI