CMOS芯片
采样和保持
摇摆
电容
电气工程
线性
电压
电子工程
晶体管
采样(信号处理)
物理
工程类
滤波器(信号处理)
电极
声学
量子力学
作者
Mounes Gharib Khajeh,Jafar Sobhi
标识
DOI:10.1109/icee50131.2020.9260778
摘要
This paper proposes a new switch to be used in sample-and-hold circuits. Due to its structure, it is named bilateral bootstrapped CMOS switch. It consists of a CMOS switch that is bootstrapped from both sides in order to have a constant V GS through the full swing of the input voltage and bulks of the transistors are connected such that the ON-resistance of the proposed bilateral bootstrapped CMOS switch is constant through the rail-to-rail swing of the input voltage. The proposed switch is capable of driving large capacitance loads with high linearity and high speed. The proposed circuit is designed to be used in a 14 bit 1MS/s SAR ADC (Successive Approximation Register Analog to Digital Converters). It is designed in TSMC 180nm CMOS Technology. The proposed bilateral bootstrapped CMOS switch is used in differential configuration and it is driving a total capacitance of 344pF (172pF in each side) in a sampling rate of 1MS/s. The supply voltage is 1.8V. Simulations shows that it have achieved an 87-dB SNDR (Signal to Noise and Distortion Ratio) at the sampling rate of 1MS/s.
科研通智能强力驱动
Strongly Powered by AbleSci AI