无杂散动态范围
三角积分调变
动态范围
开关电容器
电子工程
dBc公司
电容器
电容感应
积分非线性
计算机科学
转换器
工程类
CMOS芯片
电气工程
电压
作者
Matteo Dalla Longa,Francesco Conzatti,Tobias Hofmann,John G. Kauffman,Maurits Ortmanns
出处
期刊:IEEE Transactions on Circuits and Systems Ii-express Briefs
[Institute of Electrical and Electronics Engineers]
日期:2022-11-25
卷期号:70 (4): 1291-1295
被引量:2
标识
DOI:10.1109/tcsii.2022.3224878
摘要
Mismatch of the digital-to-analog converter (DAC) elements is the major limitation for Signal to Noise and Distortion Ratio (SNDR) and Spurious Free Dynamic Range (SFDR) in multi-bit Delta Sigma Modulators (DSM). In this brief we extend a previously introduced technique to build an intrinsically linear 13 level DAC. An exemplary Switched-Capacitor (SC) 13-levels 20 kHz discrete-time DSM employing this technique is simulated and achieves an SFDR higher than 100 dBc on circuit level in presence of considerable capacitor mismatch. The presented DAC architecture is not limited to be used in a discrete-time modulator, but could also be employed in a Continuous-Time DSM (CTDSM).
科研通智能强力驱动
Strongly Powered by AbleSci AI