材料科学
晶体管
光电子学
半导体
电流(流体)
电极
栅氧化层
电压
电气工程
物理
工程类
量子力学
作者
Hyunjun Lee,Katsumi Abe,June-Seo Kim,Won Seok Yun,Myoung‐Jae Lee
出处
期刊:Materials
[Multidisciplinary Digital Publishing Institute]
日期:2021-04-29
卷期号:14 (9): 2299-2299
摘要
As novel applications of oxide semiconductors are realized, various structural devices and integrated circuits are being proposed, and the gate-overlay defect phenomenon is becoming more diverse in its effects. Herein, the electrical properties of the transistor that depend on the geometry between the gate and the semiconductor layer are analyzed, and the specific phenomena associated with the degree of overlap are reproduced. In the semiconductor layer, where the gate electrode is not overlapped, it is experimentally shown that a dual current is generated, and the results of 3D simulations confirm that the magnitude of the current increases as the parasitic current moves away from the gate electrode. The generation and path of the parasitic current are then represented visually through laser-enhanced 2D transport measurements; consequently, the flow of the dual current in the transistor is verified to be induced by the electrical potential imbalance in the semiconductor active layer, where the gate electrodes do not overlap.
科研通智能强力驱动
Strongly Powered by AbleSci AI