加法器
超大规模集成
均方误差
自适应滤波器
计算机科学
量化(信号处理)
最小均方滤波器
算法
趋同(经济学)
有限冲激响应
算术
数学
并行计算
统计
嵌入式系统
电信
延迟(音频)
经济
经济增长
作者
Mohd. Tasleem Khan,Shaik Rafi Ahamed
出处
期刊:IEEE Transactions on Circuits and Systems Ii-express Briefs
[Institute of Electrical and Electronics Engineers]
日期:2022-01-10
卷期号:69 (4): 2106-2110
被引量:5
标识
DOI:10.1109/tcsii.2022.3141687
摘要
This brief presents a high-performance VLSI architecture of delayed least mean square (DLMS) adaptive filter for fast-convergence and low-mean square error (MSE) using distributed arithmetic (DA). The proposed design estimates response against the adaptation delays using a parallel predictive adder tree followed by a shift accumulate (SA) unit. An efficient quantization scheme with two bits of scaled error signal is also suggested. Single SA unit for multiple DA bases is used to reduce the number of adders and registers. Simulation and synthesis results show that the proposed design for 32 nd order provides 19.72% lesser area, 25.51% lesser power, lesser 28.89% MSE and 59.91% lesser MSE/area over the best existing design.
科研通智能强力驱动
Strongly Powered by AbleSci AI