PMOS逻辑
NMOS逻辑
晶体管
应变工程
材料科学
电气工程
计算机科学
物理
光电子学
硅
工程类
电压
作者
J. Kavalieros,Barry M. Doyle,Suman Datta,G. Dewey,M. Doczy,B. Jin,D. Lionberger,M. Metz,W. Rachmady,M. Radosavljević,Uday Shah,N. Zelick,R. Chau
标识
DOI:10.1109/vlsit.2006.1705211
摘要
We have combined the benefits of the fully depleted tri-gate transistor architecture with high-k gate dielectrics, metal gate electrodes and strain engineering. High performance NMOS and PMOS trigate transistors are demonstrated with I DSAT =1.4 mA/μm and 1.1 mA/μm respectively (I OFF =100nA/μm, V CC =1.1V and L G =40nm) with excellent short channel effects (SCE)-DIBL and subthreshold swing, DeltaS. The contributions of strain, the lang100rang vs. lang110rang substrate orientations, high-k gate dielectrics, and low channel doping are investigated for a variety of channel dimensions and FIN profiles. We observe no evidence of early parasitic corner transistor turn-on in the current devices which can potentially degrade I ON -I OFF and DeltaS
科研通智能强力驱动
Strongly Powered by AbleSci AI