物理
CMOS芯片
物理层
接口(物质)
电压
计算机科学
图层(电子)
信号(编程语言)
电气工程
功率(物理)
电子工程
材料科学
工程类
电信
物理
无线
纳米技术
最大气泡压力法
气泡
并行计算
程序设计语言
量子力学
作者
Goutam Mandal,Pradip Mandal
标识
DOI:10.1109/iscas.2005.1465053
摘要
This paper presents the design of a low voltage differential signaling (LVDS) receiver for a 1.3 Gb/s physical layer (PRY) interface. The receiver supports a wide input common mode range of 0.05 V to 2.35 V and a minimum input differential signal of 100 mV as specified by the IEEE LVDS standard. The design is implemented in 0.13 /spl mu/m CMOS technology using both thick (3.3 V) and thin (1.2 V) gate oxide devices and the receiver consumes 11 mW of power. The receiver provides the interface between PHY and media access control (MAC) sub-layers.
科研通智能强力驱动
Strongly Powered by AbleSci AI