计算机科学
路由器
芯片上的网络
单臂路由器
并行计算
多核处理器
核心路由器
嵌入式系统
计算机网络
计算机体系结构
布线(电子设计自动化)
炸薯条
微体系结构
出处
期刊:arXiv: Hardware Architecture
日期:2020-07-05
摘要
Network-on-Chip (NoC) has become a popular choice for connecting a large number of processing cores in chip multiprocessor design. In a conventional NoC design, most of the area in the router is occupied by the buffers and the crossbar switch. These two components also consume the majority of the router's power. Much of the research in NoC has been based on the conventional router microarchitecture. We propose a novel router microarchitecture that treats the router itself as a small network of the ring topology. It eliminates the large crossbar switch in the conventional design. In addition, network latency is much reduced. Simulation and circuit synthesis show that the proposed microarchitecture can reduce the latency, area and power by 53%, 34% and 27%, respectively, compared to the conventional design.
科研通智能强力驱动
Strongly Powered by AbleSci AI