电容器
线路调节
电容
去耦电容器
电压调节器
低压差调节器
网络拓扑
负荷调节
拓扑(电路)
CMOS芯片
电子工程
芯片上的系统
电气工程
工程类
电压
计算机科学
跌落电压
物理
嵌入式系统
操作系统
电极
量子力学
作者
Joselyn Torres,Mohamed El-Nozahi,Ahmed Amer,Seenu Gopalraju,Reza Abdullah,Kamran Entesari,E. Sánchez‐Sinencio
出处
期刊:IEEE Circuits and Systems Magazine
[Institute of Electrical and Electronics Engineers]
日期:2014-01-01
卷期号:14 (2): 6-26
被引量:111
标识
DOI:10.1109/mcas.2014.2314263
摘要
Demand for system-on-chip solutions has increased the interest in low drop-out (LDO) voltage regulators which do not require a bulky off-chip capacitor to achieve stability, also called capacitor-less LDO (CL-LDO) regulators. Several architectures have been proposed; however comparing these reported architectures proves difficult, as each has a distinct process technology and specifications. This paper compares CL-LDOs in a unified matter. We designed, fabricated, and tested five illustrative CL-LDO regulator topologies under common design conditions using 0.6?m CMOS technology. We compare the architectures in terms of (1) line/load regulation, (2) power supply rejection, (3) line/load transient, (4) total on-chip compensation capacitance, (5) noise, and (6) quiescent power consumption. Insights on what optimal topology to choose to meet particular LDO specifications are provided.
科研通智能强力驱动
Strongly Powered by AbleSci AI