线性
CMOS芯片
晶体管
最低有效位
电流源
电气工程
炸薯条
功率(物理)
电压
电流(流体)
微分非线性
电子工程
材料科学
物理
数学
工程类
统计
量子力学
作者
T. Miki,Yohei Nakamura,M. Nakaya,S. Asai,Y. Akasaka,Y. Horiba
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:1986-12-01
卷期号:21 (6): 983-988
被引量:240
标识
DOI:10.1109/jssc.1986.1052639
摘要
A high-speed 8-bit D/A converter has been fabricated in a 2-/spl mu/m CMOS technology. In order to achieve high accuracy, a current-cell matrix configuration and a switching sequence called symmetrical switching have been used. The mismatch problem of small-size transistors has been relaxed by this matrix configuration. The linearity error caused by an undesirable current distribution of the current sources has been reduced by symmetrical switching. A high-speed decoding circuit and a fast-setting current source have been developed. The experimental results show that the maximum conversion rate is 80 MHz, a typical DC integral linearity error is 0.38 LSB, a typical DC differential linearity error is 0.22 LSB, and the maximum power consumption is 145 mW. The chip size is 1.85 mm/spl times/2.05 mm.
科研通智能强力驱动
Strongly Powered by AbleSci AI