CMOS芯片
电子线路
电气工程
材料科学
光电子学
计算机科学
工程伦理学
工程类
作者
Lukas Czornomaz,Veeresh Deshpande,Éamon O’Connor,Daniele Caimi,Marilyne Sousa,J. Fompeyrine
出处
期刊:ECS transactions
[The Electrochemical Society]
日期:2017-04-26
卷期号:77 (5): 173-184
被引量:3
标识
DOI:10.1149/07705.0173ecst
摘要
A dense co-integration of nano-scaled InGaAs n-FETs and SiGe p-FETs is envisaged for future low power and high performance CMOS in sub-10 nm regime. It is, therefore, essential to have a scalable material and device integration scheme for such a hybrid CMOS. In this paper we detail an InGaAs integration method on large scale Si substrate using selective epitaxy in empty oxide cavities. We show how this method translates into a new concept for the realization of hybrid InGaAs/SiGe CMOS circuits. We then report n- and p-MOSFETs obtained by this integration scheme, as well as CMOS inverters and dense 6T-SRAM arrays.
科研通智能强力驱动
Strongly Powered by AbleSci AI