放大器
无杂散动态范围
管道(软件)
运算跨导放大器
沉降时间
带宽(计算)
电子工程
计算机科学
摇摆
电气工程
CMOS芯片
运算放大器
物理
工程类
电信
声学
控制工程
阶跃响应
程序设计语言
作者
Yongzhen Chen,Jingjing Wang,Hang Hu,Fan Ye,Junyan Ren
出处
期刊:IEEE Transactions on Circuits and Systems Ii-express Briefs
[Institute of Electrical and Electronics Engineers]
日期:2018-11-01
卷期号:65 (11): 1584-1588
被引量:23
标识
DOI:10.1109/tcsii.2017.2769107
摘要
This brief presents a time-interleaved SAR assisted pipeline ADC with an inter-stage ring amplifier as an energy efficient structure. Ring amplifiers, an alternative to operational transconductance amplifiers, feature low power consumption and large output swing. Due to non-dominant poles in the three-stage structure, conventional ring amplifiers suffer from a bandwidth-limited settling. A bias-enhanced ring amplifier is proposed, which shifts non-dominant poles to higher frequencies and accelerates signal settling. In addition, a 1.5-bit per comparison scheme is adopted in the two time-interleaved SAR sub-ADCs to speed up the DAC settling of sub-ADCs. Prototyped in a 1.2-V 65-nm CMOS process, the 11-bit ADC achieves over 68.5-dB SFDR with a 2.4-MHz input, and a sample rate up to 250 MS/s while consuming 2.28 mW at 200 MS/s.
科研通智能强力驱动
Strongly Powered by AbleSci AI