NMOS逻辑
PMOS逻辑
CMOS芯片
晶体管
逆变器
电气工程
阈值电压
电压
计算机科学
低功耗电子学
功率(物理)
电子工程
功率消耗
物理
工程类
量子力学
作者
Mohammed Al-daloo,Alex Yakovlev,Basel Halak
标识
DOI:10.1109/icecs.2016.7841252
摘要
This paper describes an energy efficient boot-strapped CMOS inverter for ultra-low power applications. The proposed design is achieved by internally boosting the gate voltage of the transistors (via the charge pumping technique), and the operating region is shifted from the sub-threshold to a higher region, enhancing performance and improving tolerance to PVT variations. Despite the proposed bootstrapped driver operates with a sub-threshold power supply it uses fewer transistors engaging in this region by utilizing two stages. The first stage is a normal driver with PMOS and NMOS transistors that are driven by the enhancing voltage circuit (stage 2) which generates voltage levels theoretically between -V DD for pulling up to 2V dd for pulling down. Our analysis shows that the proposed implementation achieves around 20% reduction in energy consumption compared to conventional designs under a supply voltage of 0.15V V DD .
科研通智能强力驱动
Strongly Powered by AbleSci AI