电感
高电子迁移率晶体管
寄生元件
循环(图论)
格子(音乐)
寄生提取
材料科学
光电子学
物理
控制理论(社会学)
工程类
计算机科学
电气工程
数学
电压
晶体管
声学
控制(管理)
组合数学
人工智能
作者
Yang Si Seok,Jae‐Hwan Soh,Sung-Soo Min,Kim Rae-Young
出处
期刊:전력전자학회 논문지
[The Korean Institute of Power Electrics]
日期:2020-06-01
卷期号:25 (3): 195-203
标识
DOI:10.6113/tkpe.2020.25.3.195
摘要
This paper presents a parasitic inductance reduction design method for the stable driving of GaN HEMT. To reduce the parasitic inductance, we propose a vertical lattice loop structure with multiple loops that is not affected by the GaN HEMT package. The proposed vertical lattice loop structure selects the reference loop and designs the same loop as the reference loop by layering. The design reverses the current direction of adjacent current paths, increasing magnetic flux cancellation to reduce parasitic inductance. In this study, we validate the effectiveness of the parasitic inductance reduction method of the proposed vertical lattice loop structure.
科研通智能强力驱动
Strongly Powered by AbleSci AI