抖动
解耦(概率)
电容
炸薯条
电子工程
噪音(视频)
计算机科学
去耦电容器
香料
接口(物质)
建模与仿真
功率(物理)
电气工程
工程类
电容器
模拟
电压
物理
电信
控制工程
电极
气泡
量子力学
人工智能
最大气泡压力法
并行计算
图像(数学)
作者
Marie Peyrard,Dominique Marais,Xavier Duperthuy,Nicolas Froidevaux,G. Jacquemod
标识
DOI:10.1109/spi54345.2022.9874934
摘要
This paper presents the optimization of additional chip decoupling capacitance, to reduce the noise induced jitter of a DDR interface. This contribution to periodic jitter affects the power distribution network (PDN) design and must be anticipated through system modeling and simulations. A new PDN chip model comprising the equivalent resistance between power pads is introduced. Using this model, the methodology presented allows to select the appropriate number of chip decoupling capacitance to get an operational interface, through noise induced jitter simulation.
科研通智能强力驱动
Strongly Powered by AbleSci AI