寄生提取
物理设计
计算机科学
集成电路布局
缩小
IC布局编辑器
集成电路
电路设计
电子工程
电气工程
电路提取
等效电路
工程类
嵌入式系统
电压
操作系统
程序设计语言
作者
R. Castro‐López,O. Guerra,E. Roca,F.V. Fernández
标识
DOI:10.1109/tcad.2008.923417
摘要
In analog integrated circuit design, iterations between electrical and physical syntheses to counterbalance layout-induced performance degradations should be avoided as much as possible. One possible solution involves the integration of traditionally separated electrical and physical synthesis phases by including layout-induced effects right into the electrical synthesis phase in what has been called parasitic-aware synthesis. This solution, as such, is not yet complete since there are geometric requirements (minimization of area or fulfillment of certain layout aspect ratio, among others) whose effects on the resulting parasitics are not usually considered during the electrical synthesis. In this paper, a layout-aware solution for analog cells that tackles both geometric and parasitic-aware electrical synthesis is proposed. Several design examples are provided.
科研通智能强力驱动
Strongly Powered by AbleSci AI