随时间变化的栅氧化层击穿
纳米片
可靠性(半导体)
堆栈(抽象数据类型)
材料科学
缩放比例
晶体管
MOSFET
逻辑门
电子工程
光电子学
纳米技术
电气工程
计算机科学
工程类
栅氧化层
物理
功率(物理)
电压
量子力学
数学
程序设计语言
几何学
作者
Huimei Zhou,Miaomiao Wang,Ernest Y. Wu
标识
DOI:10.1109/irps48228.2024.10529474
摘要
In this work, we present a comprehensive study on the gate stack TDDB challenges in Gate-all-around (GAA) nanosheet (NS) transistors (FETs), including volume-less Multiple Vt (Multi-Vt) integration and patterning, the performance and reliability trade-off in inner spacer (IS) module, and the impact from Si channel geometry on gate stack reliability, which is important elements in GAA NS. These scaling associated challenges served as strong motivators and will continue to drive process-reliability co-optimization efforts towards optimum performance while preserving robust TDDB reliability.
科研通智能强力驱动
Strongly Powered by AbleSci AI