静态随机存取存储器
CMOS芯片
晶体管
泄漏(经济)
电压
能量(信号处理)
炸薯条
电气工程
计算机科学
电子工程
物理
计算机硬件
工程类
经济
宏观经济学
量子力学
作者
Chen‐Hsuan Lu,Ying–Tuan Hsu,Bing-Chen Wu,Tsung-Te Liu
出处
期刊:IEEE Transactions on Circuits and Systems I-regular Papers
[Institute of Electrical and Electronics Engineers]
日期:2020-09-11
卷期号:67 (12): 4774-4783
被引量:4
标识
DOI:10.1109/tcsi.2020.3019578
摘要
This paper presents a 28-nm 32kb 6T static random access memory (SRAM) operating down to the sub-threshold regime. This design employs a dual-phase VDD (DPVDD) control technique in a row-based manner to reduce the minimum functional voltage (Vmin) below the threshold voltage of the transistor (Vth). With the proposed DPVDD technique, during the read operation, the ratio of the read current to the leakage current caused by the unselected bit-cells on the same bit-line is increased by a temporally boosted cell VDD, which increases the signal swing on the bit-line and minimizes the stability degradation caused by the leakage current. In addition, the proposed DPVDD can enhance the stability of the half-selected cells to mitigate the half-select disturbance. A 32-kb 6T SRAM test chip was implemented in 28-nm CMOS technology with a macro area of 0.028 mm 2 . Measurement results show that the SRAM with the proposed DPVDD achieves Vmin of 0.27 V and the minimum energy of 0.041 fJ/bit.
科研通智能强力驱动
Strongly Powered by AbleSci AI