屏蔽电缆
功率MOSFET
MOSFET
功率(物理)
安全操作区
工艺CAD
电子工程
材料科学
电路设计
电气工程
电压
功率半导体器件
计算机科学
工程类
晶体管
物理
计算机辅助设计
量子力学
工程制图
作者
J. Yedinak,D. Probst,G. Dolny,Ashok Challa,Justin L. Andrews
出处
期刊:International Symposium on Power Semiconductor Devices and IC's
日期:2010-06-06
卷期号:: 333-336
被引量:14
摘要
Power MOSFET designs have been moving to higher performance particularly in the medium voltage area. (60V to 300V) New designs require lower Specific On-resistance while not sacrificing Unclamped Inductive Switching (UIS) capability or increasing turn-off losses. Two charge balance technologies currently address these needs, the PN junction and the Shielded Gate Charge Balance device topologies. This paper will study the impact of drift region as well as other design parameters that influence the shielded gate class of charge balance devices. The optimum design for maximizing UIS capability and minimizing the impact on other design parameters such as R DSON and switching performance are addressed. It will be shown through TCAD simulation one can design devices to have a stable avalanche point that is not influenced by small variations within a die or die-to-die that result from normal processing. Finally, measured and simulated data will be presented showing a fabricated device with near theoretical UIS capability.
科研通智能强力驱动
Strongly Powered by AbleSci AI