三维集成电路
互连
CMOS芯片
炸薯条
放大器
摇摆
带宽(计算)
通过硅通孔
低功耗电子学
电气工程
模具(集成电路)
计算机科学
电子工程
功率(物理)
硅
材料科学
工程类
光电子学
电信
物理
功率消耗
操作系统
机械工程
量子力学
作者
Yong Liu,W.K. Luk,Daniel J. Friedman
标识
DOI:10.1109/isscc.2012.6176900
摘要
Three-dimensional (3D) silicon integration technology, featuring thinned die-to die bonding and through-silicon-via (TSV) interconnections, enables dense local chip-to-chip interconnect. With potentially thousands of multi-Gb/s I/O, sup port for tens of Tb/s data bandwidth between local chips can be enabled by 3D integration technology, but this ultra-high bandwidth will only be achieved if area and power efficiency challenges for 3D I/O are met. Because 3D interconnect offers reduced loading and hence improved signal integrity as compared to tra ditional inter-chip channels, 3D cross-chip I/O does not require complex, power hungry equalization schemes. Reduced swing approaches offer a path to further power reduction for 3D I/O, but the receivers for low-swing schemes are typically complex and consume large area and power. This paper addresses this problem, presenting a compact, low-power 3D cross-chip I/O composed of a low-swing Tx and a gated-diode sense-amplifier-based Rx.
科研通智能强力驱动
Strongly Powered by AbleSci AI