晶体管
标准电池
CMOS芯片
功率(物理)
电子线路
电子工程
集成电路
功率消耗
半导体器件制造
计算机科学
电气工程
电压
工程类
量子力学
物理
薄脆饼
作者
Jun Wang,Haozhou Zhu,Yang Yu,Xu Liu,Eryuan Feng,Chuanzhen Lei,Yinfan Cai,Hao Zhu,Qingqing Sun,David Wei Zhang
出处
期刊:IEEE Transactions on Circuits and Systems Ii-express Briefs
[Institute of Electrical and Electronics Engineers]
日期:2021-07-12
卷期号:69 (2): 584-588
被引量:4
标识
DOI:10.1109/tcsii.2021.3096225
摘要
With the downscaling of semiconductor devices and increased fabrication complexity, the feature size and threshold voltage (Vth) of transistors are also decreased significantly. This further makes the static power of standard cell library a crucial design challenge. In this brief, transistor-level gate length biasing (TLLB) method is utilized to optimize the static power consumption of a Scan D Flip-Flop (DFF) based on the Semiconductor Manufacturing International Corporation (SMIC) 14 nm FinFET standard cell library. An improvement in both static power consumption and speed have been achieved by utilizing the TLLB optimization which can be further implemented in a variety of complex circuit designs. Furthermore, we have synthesized ARM A72 design using the standard cell library including TLLB DFF which can save 26% static power consumption compared to that with short channel DFF. The frequency is faster with shorter delay than the one using long channel DFF.
科研通智能强力驱动
Strongly Powered by AbleSci AI