材料科学
光电子学
MOSFET
电容器
电介质
晶体管
功率半导体器件
栅极电介质
阈值电压
栅氧化层
宽禁带半导体
电气工程
碳化硅
电压
工程类
复合材料
作者
Mayank Chaturvedi,Daniel Haasmann,Hamid Amini Moghadam,Sima Dimitrijev
出处
期刊:Energies
[Multidisciplinary Digital Publishing Institute]
日期:2023-02-10
卷期号:16 (4): 1771-1771
被引量:7
摘要
The performance and reliability of the state-of-the-art power 4H-SiC metal–oxide–semiconductor field-effect transistors (MOSFETs) are affected by electrically active defects at and near the interface between SiC and the gate dielectric. Specifically, these defects impact the channel-carrier mobility and threshold voltage of SiC MOSFETs, depending on their physical location and energy levels. To characterize these defects, techniques have evolved from those used for Si devices to techniques exclusively designed for the SiC MOS structure and SiC MOSFETs. This paper reviews the electrically active defects at and near the interface between SiC and the gate dielectric in SiC power MOSFETs and MOS capacitors. First, the defects are classified according to their physical locations and energy positions into (1) interface traps, (2) near interface traps with energy levels aligned to the energy gap, and (3) near-interface traps with energy levels aligned to the conduction band of SiC. Then, representative published results are shown and discussed for each class of defect.
科研通智能强力驱动
Strongly Powered by AbleSci AI