材料科学
石墨烯
光电子学
栅极电介质
肖特基势垒
晶体管
栅氧化层
异质结
氧化物
肖特基二极管
纳米技术
电压
电气工程
二极管
工程类
冶金
作者
Seongchan Kim,Young Jin Choi,Yongsuk Choi,Moon Sung Kang,Jeong Ho Cho
标识
DOI:10.1002/adfm.201700651
摘要
The fabrication of all‐transparent flexible vertical Schottky barrier (SB) transistors and logic gates based on graphene–metal oxide–metal heterostructures and ion gel gate dielectrics is demonstrated. The vertical SB transistor structure is formed by (i) vertically sandwiching a solution‐processed indium‐gallium‐zinc‐oxide (IGZO) semiconductor layer between graphene (source) and metallic (drain) electrodes and (ii) employing a separate coplanar gate electrode bridged with a vertical channel through an ion gel. The channel current is modulated by tuning the Schottky barrier height across the graphene–IGZO junction under an applied external gate bias. The ion gel gate dielectric with high specific capacitance enables modulation of the Schottky barrier height at the graphene–IGZO junction over 0.87 eV using a voltage below 2 V. The resulting vertical devices show high current densities (18.9 A cm −2 ) and on–off current ratios (>10 4 ) at low voltages. The simple structure of the unit transistor enables the successful fabrication of low‐power logic gates based on device assemblies, such as the NOT, NAND, and NOR gates, prepared on a flexible substrate. The facile, large‐area, and room‐temperature deposition of both semiconducting metal oxide and gate insulators integrates with transparent and flexible graphene opens up new opportunities for realizing graphene‐based future electronics.
科研通智能强力驱动
Strongly Powered by AbleSci AI