光电子学
晶体管
材料科学
击穿电压
可靠性(半导体)
电场
电气工程
功率(物理)
阈值电压
电压
工程类
物理
量子力学
作者
Chia‐Hao Liu,Chong-Rong Huang,Hsiang-Chun Wang,Yi-Jie Kang,Hsien‐Chin Chiu,Hsuan‐Ling Kao,Kuo-Hsiung Chu,Hao‐Chung Kuo,Chih-Tien Chen,Kuo-Jen Chang
出处
期刊:Micromachines
[MDPI AG]
日期:2022-09-19
卷期号:13 (9): 1554-1554
被引量:3
摘要
This study optimized the field plate (FP) design (i.e., the number and positions of FP layers) of p-GaN power high-electron-mobility transistors (HEMTs) on the basic of simulations conducted using the technology computer-aided design software of Silvaco. Devices with zero, two, and three FP layers were designed. The FP layers of the HEMTs dispersed the electric field between the gate and drain regions. The device with two FP layers exhibited a high off-state breakdown voltage of 1549 V because of the long distance between its first FP layer and the channel. The devices were subjected to high-temperature reverse bias and high-temperature gate bias measurements to examine their characteristics, which satisfied the reliability specifications of JEDEC.
科研通智能强力驱动
Strongly Powered by AbleSci AI