缩放比例
节点(物理)
互连
多重图案
平版印刷术
晶体管
逻辑门
材料科学
过程(计算)
薄脆饼
计算机科学
电子工程
NMOS逻辑
极紫外光刻
纳米技术
光电子学
电气工程
工程类
电压
图层(电子)
电信
抵抗
操作系统
结构工程
数学
几何学
标识
DOI:10.1109/iitc52079.2022.9881297
摘要
This invited talk describes the advanced process technologies for continuous logic transistor and interconnect evolution towards 2nm node and beyond. Gate-all-around (GAA) improves electrostatics over FinFET and enables continuous gate length scaling. Complementary FET (CFET), which is a structure of stacked transistors, is a next candidate architecture for the continuous cell height scaling enablement. Interconnect pitch scaling will also play crucial role for it and go with RC reduction knobs such as Cu extension, Post Cu and airgap. For better area usage and performance enhancement, backside power delivery network (PDN) is an attractive option. For these enablement, continuous process and tool advancement is necessary not only on film, etch, lithography and wet, but also on wafer bonding and thinning technologies. We will also review our recent progress in EUV related solutions including self-aligned patterning.
科研通智能强力驱动
Strongly Powered by AbleSci AI