PMOS逻辑
CMOS芯片
计算机科学
拓扑(电路)
晶体管
电气工程
物理
光电子学
工程类
电压
作者
Seung-Geun Jung,Dong-Won Jang,Seong-Ji Min,Euyjin Park,Hyun‐Yong Yu
出处
期刊:IEEE Access
[Institute of Electrical and Electronics Engineers]
日期:2022-01-01
卷期号:10: 41112-41118
被引量:3
标识
DOI:10.1109/access.2022.3166934
摘要
For the first time, device design guidelines for a 3-nm node complementary field-effect transistor (CFET), which vertically stacks n-type and p-type nanosheet MOSFETs with a shared gate, are investigated using calibrated 3-D technology computer-aided design (TCAD). Here, the optimal device dimensions of the CFETs for better inverter performance and thermal characteristics are studied. The electrothermal performance are investigated for various vertical dimension parameters of CFET, such as the number of stacked channels, vertical distance between nanosheet channels (D nsh ), distance of n/pMOS separation (D n/p ), and channel thicknesses (T nsh ). The results show that, unlike conventional CMOS, the reduction of D nsh and D n/p of CFET can effectively improve inverter performance without severe thermal degradation, although other dimensional parameters trigger a severe trade-off between different electrothermal parameters. The reduction of D nsh and D n/p decreases C eff with a lower metal via the height and gate fringing effect. However, the reduction in D nsh and D n/p does not change R eff ; therefore, both the operation frequency ( $f$ ) and power-product delay (PDP) can be improved. In the case of thermal characteristics, the reduction of D nsh and D n/p slightly increases both T max and R th because of thermal coupling but is negligible. Therefore, the reduction of D nsh and D n/p will be a key technique for the development of sub-3-nm CFET.
科研通智能强力驱动
Strongly Powered by AbleSci AI